74LV5958-bit serial-in/serial-out or parallel-out shift register; 3-stateRev. 03 - 21 April 2009Product data sheet

## 1. General description

The 74LV595 is an 8 stage serial shift register with a storage register and 3-state outputs. Both the shift and storage register have separate clocks. It is a low-voltage Si-gate CMOS device and is pin and functionally compatible with the 74HC595 and 74HCT595.

Data is shifted on the positive-going transitions of the SHCP input. The data in the shift register is transferred to the storage register on a positive-going transition of the STCP input. If both clocks are connected together, the shift register will always be one clock pulse ahead of the storage register.

The shift register has a serial input (DS) and a serial output (Q7S) for cascading the device. It is also provided with an asynchronous reset input  $\overline{\text{MR}}$  (active LOW) for all 8 shift register stages. The storage register has 8 parallel 3-state bus driver outputs. Data in the storage register appears at the output whenever the output enable input ( $\overline{\text{OE}}$ ) is LOW.

# 2. Features

- Optimized for low voltage applications: 1.0 V to 3.6 V
- Accepts TTL input levels between  $V_{CC} = 2.7$  V and  $V_{CC} = 3.6$  V
- Typical output ground bounce < 0.8 V at V<sub>CC</sub> = 3.3 V and T<sub>amb</sub> = 25 °C
- Typical HIGH-level output voltage (V<sub>OH</sub>) undershoot: > 2 V at V<sub>CC</sub> = 3.3 V and T<sub>amb</sub> = 25 °C
- Specified from –40 °C to +85 °C and from –40 °C to +125 °C
- Has a shift register with direct clear
- Multiple package options
- Output capability:
  - Parallel outputs; bus driver
  - serial output; standard
- ESD protection:
  - ◆ HBM JESD22-A114E exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V

# 3. Applications

- Serial-to-parallel data conversion
- Remote control holding register



# 4. Ordering information

| Table 1. Order | ing information   |         |                                                                        |          |
|----------------|-------------------|---------|------------------------------------------------------------------------|----------|
| Type number    | Package           |         |                                                                        |          |
|                | Temperature range | Name    | Description                                                            | Version  |
| 74LV595N       | –40 °C to +125 °C | DIP16   | plastic dual in-line package; 16 leads (300 mil)                       | SOT38-4  |
| 74LV595D       | –40 °C to +125 °C | SO16    | plastic small outline package; 16 leads; body width 3.9 mm             | SOT109-1 |
| 74LV595DB      | –40 °C to +125 °C | SSOP16  | plastic shrink small outline package; 16 leads;<br>body width 5.3 mm   | SOT338-1 |
| 74LV595PW      | –40 °C to +125 °C | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm | SOT403-1 |

# 5. Functional diagram





## 8-bit serial-in/serial-out or parallel-out shift register; 3-state





# 6. Pinning information

## 6.1 Pinning



# 6.2 Pin description

| Table 2.        | Pin description         |                                  |
|-----------------|-------------------------|----------------------------------|
| Symbol          | Pin                     | Description                      |
| Q0 to Q7        | 15, 1, 2, 3, 4, 5, 6, 7 | parallel data output             |
| GND             | 8                       | ground (0 V)                     |
| Q7S             | 9                       | serial data output               |
| MR              | 10                      | master reset (active LOW)        |
| SHCP            | 11                      | shift register clock input       |
| STCP            | 12                      | storage register clock input     |
| OE              | 13                      | output enable input (active LOW) |
| DS              | 14                      | serial data input                |
| V <sub>CC</sub> | 16                      | supply voltage                   |
|                 |                         |                                  |

Table 0

### 8-bit serial-in/serial-out or parallel-out shift register; 3-state

# 7. Functional description

Example and a second second

| Input |            |    |    |    | Outpu | ıt  | Function                                                                                                                                                                                       |
|-------|------------|----|----|----|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SHCP  | STCP       | OE | MR | DS | Q7S   | Qn  |                                                                                                                                                                                                |
| Х     | Х          | L  | L  | Х  | L     | NC  | a LOW-state on $\overline{\text{MR}}$ only affects the shift register                                                                                                                          |
| Х     | $\uparrow$ | L  | L  | Х  | L     | L   | empty shift register loaded into storage register                                                                                                                                              |
| Х     | Х          | Н  | L  | Х  | L     | Z   | shift register clear; parallel outputs in high-impedance OFF-state                                                                                                                             |
| ſ     | Х          | L  | Η  | Η  | Q6S   | NC  | logic HIGH-state shifted into shift register stage 0. Contents of all shift register stages shifted through, e.g. previous state of stage 6 (internal Q6S) appears on the serial output (Q7S). |
| Х     | ↑          | L  | Η  | Х  | NC    | QnS | contents of shift register stages (internal QnS) are transferred to the storage register and parallel output stages                                                                            |
| Ŷ     | Ŷ          | L  | Η  | Х  | Q6S   | QnS | contents of shift register shifted through; previous contents of the<br>shift register is transferred to the storage register and the parallel<br>output stages                                |

 H = HIGH voltage state; L = LOW voltage state; ↑ = LOW-to-HIGH transition; X = don't care; NC = no change; Z = high-impedance OFF-state.

## 8. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                                    | Min  | Max  | Unit |
|------------------|-------------------------|-------------------------------------------------------------------------------|------|------|------|
| V <sub>CC</sub>  | supply voltage          |                                                                               | -0.5 | +4.6 | V    |
| I <sub>IK</sub>  | input clamping current  | $V_{I}$ < -0.5 V or $V_{I}$ > +0.5 V                                          | -    | ±20  | mA   |
| I <sub>OK</sub>  | output clamping current | $V_{I}$ < -0.5 V or $V_{I}$ > +0.5 V                                          | -    | ±50  | mA   |
| lo               | output current          | $-0.5 \text{ V} < \text{V}_{\text{O}} < \text{V}_{\text{CC}} + 0.5 \text{ V}$ | -    |      |      |
|                  |                         | standard driver outputs                                                       |      | 25   | mA   |
|                  |                         | bus driver outputs                                                            |      | 35   | mA   |
| I <sub>CC</sub>  | supply current          | standard driver outputs                                                       |      | 50   | mA   |
|                  |                         | bus driver outputs                                                            |      | 70   | mA   |
| I <sub>GND</sub> | ground current          | standard driver outputs                                                       | -50  |      | mA   |
|                  |                         | bus driver outputs                                                            | -70  |      | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                               | -65  | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 \ ^{\circ}C \ to \ +125 \ ^{\circ}C$                           | [2]  |      |      |
|                  |                         | DIP16                                                                         | -    | 750  | mW   |
|                  |                         | SO16, SSOP16, TSSOP16                                                         | -    | 500  | mW   |

[1] The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

For DIP16 packages: above 70 °C the value of P<sub>tot</sub> derates linearly with 12 mW/K.
 For SO16 packages: above 70 °C the value of P<sub>tot</sub> derates linearly with 8 mW/K.

For (T)SSOP16 packages: above 60 °C the value of Ptot derates linearly with 5.5 mW/K.

# 9. Recommended operating conditions

### Table 5. Recommended operating conditions

Voltages are referenced to GND (ground = 0 V).

| Symbol                | Parameter                           | Conditions                                 | Ν | /lin | Тур | Max             | Unit |
|-----------------------|-------------------------------------|--------------------------------------------|---|------|-----|-----------------|------|
| V <sub>CC</sub>       | supply voltage                      |                                            | 1 | .0   | 3.3 | 3.6             | V    |
| VI                    | input voltage                       |                                            | 0 | )    | -   | V <sub>CC</sub> | V    |
| Vo                    | output voltage                      |                                            | 0 | )    | -   | V <sub>CC</sub> | V    |
| T <sub>amb</sub>      | ambient temperature                 |                                            | _ | -40  | -   | +125            | °C   |
| $\Delta t / \Delta V$ | input transition rise and fall rate | $V_{CC}$ = 1.0 V to 2.0 V                  | - |      | -   | 500             | ns/V |
|                       |                                     | $V_{CC}$ = 2.0 V to 2.7 V                  | - |      | -   | 200             | ns/V |
|                       |                                     | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | - |      | -   | 100             | ns/V |

# **10. Static characteristics**

### Table 6. Static characteristics

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter                    | Conditions                                                                              | -4  | 0 °C to +85 | °C  | -40 °C to | o +125 °C | Unit |
|-----------------|------------------------------|-----------------------------------------------------------------------------------------|-----|-------------|-----|-----------|-----------|------|
|                 |                              |                                                                                         | Min | Typ[1]      | Max | Min       | Max       |      |
| V <sub>IH</sub> | HIGH-level                   | V <sub>CC</sub> = 1.2 V                                                                 | 0.9 | -           | -   | 0.9       | -         | V    |
|                 | input voltage                | $V_{CC} = 2.0 V$                                                                        | 1.4 | -           | -   | 1.4       | -         | V    |
|                 |                              | $V_{CC}$ = 2.7 V to 3.6 V                                                               | 2.0 | -           | -   | 2.0       | -         | V    |
| V <sub>IL</sub> | LOW-level                    | V <sub>CC</sub> = 1.2 V                                                                 | -   | -           | 0.3 | -         | 0.3       | V    |
|                 | input voltage                | $V_{CC} = 2.0 V$                                                                        | -   | -           | 0.6 | -         | 0.6       | V    |
|                 |                              | $V_{CC}$ = 2.7 V to 3.6 V                                                               | -   | -           | 0.8 | -         | 0.8       | V    |
| V <sub>OH</sub> | HIGH-level<br>output voltage | all outputs; $V_I = V_{IH}$ or $V_{IL}$ ;<br>$I_O = -100 \ \mu A$ ;                     |     |             |     |           |           |      |
|                 |                              | $V_{CC} = 1.2 V$                                                                        | -   | 1.2         | -   | -         | -         | V    |
|                 |                              | $V_{CC} = 2.0 V$                                                                        | 1.8 | 2.0         | -   | 1.8       | -         | V    |
|                 |                              | $V_{CC} = 2.7 V$                                                                        | 2.5 | 2.7         | -   | 2.5       | -         | V    |
|                 |                              | $V_{CC} = 3.0 V$                                                                        | 2.8 | 3.0         | -   | 2.8       | -         | V    |
|                 |                              | standard outputs;                                                                       |     |             |     |           |           |      |
|                 |                              | $V_{I} = V_{IH} \text{ or } V_{IL}; I_{O} = -6 \text{ mA};$<br>$V_{CC} = 3.0 \text{ V}$ | 2.4 | 2.82        | -   | 2.2       | -         | V    |
|                 |                              | bus outputs; $V_I = V_{IH}$ or $V_{IL}$ ;                                               |     |             |     |           |           |      |
|                 |                              | $I_O = -8 \text{ mA};$<br>$V_{CC} = 3.0 \text{ V}$                                      | 2.4 | 2.82        | -   | 2.2       | -         | V    |

# 74LV595

## 8-bit serial-in/serial-out or parallel-out shift register; 3-state

| Symbol          | Parameter                   | Conditions                                                                    | -4  | 0 °C to +85          | °C  | -40 °C t | o +125 °C | Unit |
|-----------------|-----------------------------|-------------------------------------------------------------------------------|-----|----------------------|-----|----------|-----------|------|
|                 |                             |                                                                               | Min | Typ <mark>[1]</mark> | Max | Min      | Max       | 1    |
| V <sub>OL</sub> | LOW-level<br>output voltage | all outputs; $V_I = V_{IH}$ or $V_{IL}$ ;<br>$I_O = 100 \ \mu\text{A}$ ;      |     |                      |     |          |           |      |
|                 |                             | V <sub>CC</sub> = 1.2 V                                                       | -   | 0                    | -   | -        | -         | V    |
|                 |                             | $V_{CC} = 2.0 V$                                                              | -   | 0                    | 0.2 | -        | 0.2       | V    |
|                 |                             | $V_{CC} = 2.7 V$                                                              | -   | 0                    | 0.2 | -        | 0.2       | V    |
|                 |                             | $V_{CC} = 3.0 V$                                                              | -   | 0                    | 0.2 | -        | 0.2       | V    |
|                 |                             | standard driver outputs $V_{CC} = 3.0 \text{ V}; I_O = 6 \text{ mA}$          | -   | 0.25                 | 0.4 | -        | 0.5       | V    |
|                 |                             | bus driver outputs $V_{CC} = 3.0 \text{ V}$ ; I <sub>O</sub> = 8 mA           | -   | 0.20                 | 0.4 | -        | 0.5       | V    |
| l               | input leakage<br>current    | V <sub>CC</sub> = 3.6 V;<br>V <sub>I</sub> = 5.5 V or GND                     | -   | -                    | 1.0 | -        | 1.0       | μA   |
| I <sub>OZ</sub> | OFF-state<br>output current |                                                                               | -   | -                    | 5   | -        | 10        | μΑ   |
| I <sub>CC</sub> | supply current              | $V_{CC} = 3.6 \text{ V};$<br>$V_I = V_{CC} \text{ or GND}; I_O = 0 \text{ A}$ | -   | -                    | 20  | -        | 160       | μA   |
| $\Delta I_{CC}$ | additional supply current   | per input pin;<br>$V_{CC} = 2.7 V$ to 3.6 V;<br>$V_{I} = V_{CC} - 0.6 V$      | -   | -                    | 500 | -        | 850       | μΑ   |
| CI              | input capacitance           |                                                                               | -   | 3.5                  | -   | -        | -         | pF   |

### Table 6. Static characteristics ... continued

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

[1] All typical values are measured at V\_{CC} = 3.3 V (unless stated otherwise) and T\_{amb} = 25 \ ^{\circ}C.

# **11. Dynamic characteristics**

### Table 7. Dynamic characteristics

Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 13.

| Symbol           | Parameter         | Conditions                                              |            | -40 | °C to +85            | 5 °C | –40 °C to | o +125 °C | Unit |
|------------------|-------------------|---------------------------------------------------------|------------|-----|----------------------|------|-----------|-----------|------|
|                  |                   |                                                         |            | Min | Typ <mark>[1]</mark> | Max  | Min       | Max       |      |
| t <sub>pd</sub>  | propagation delay | SHCP to Q7S; see Figure 8                               | [2]        |     |                      |      |           | ,<br>     |      |
|                  |                   | $V_{CC} = 1.2 V$                                        |            | -   | 95                   | -    | -         | -         | ns   |
|                  |                   | $V_{CC} = 2.0 V$                                        |            | -   | 32                   | 61   | -         | 75        | ns   |
|                  |                   | $V_{CC} = 2.7 V$                                        |            | -   | 24                   | 45   | -         | 55        | ns   |
|                  |                   | $V_{CC} = 3.3 \text{ V}; \text{ C}_{L} = 15 \text{ pF}$ |            | -   | 15                   | -    | -         | -         | ns   |
|                  |                   | $V_{CC}$ = 3.0 V to 3.6 V                               | <u>[3]</u> | -   | 18                   | 36   | -         | 44        | ns   |
|                  |                   | STCP to Qn; see Figure 9                                | [2]        |     |                      |      |           |           |      |
|                  |                   | $V_{CC} = 1.2 V$                                        |            | -   | 100                  | -    | -         | -         | ns   |
|                  |                   | $V_{CC} = 2.0 V$                                        |            | -   | 34                   | 65   | -         | 77        | ns   |
|                  |                   | $V_{CC} = 2.7 V$                                        |            | -   | 25                   | 48   | -         | 56        | ns   |
|                  |                   | $V_{CC} = 3.3 \text{ V}; \text{ C}_{L} = 15 \text{ pF}$ |            | -   | 16                   | -    | -         | -         | ns   |
|                  |                   | $V_{CC}$ = 3.0 V to 3.6 V                               | [3]        | -   | 19                   | 38   | -         | 45        | ns   |
|                  |                   | MR to Q7S; see Figure 11                                |            |     |                      |      |           |           |      |
|                  |                   | $V_{CC} = 1.2 V$                                        |            | -   | 85                   | -    | -         | -         | ns   |
|                  |                   | $V_{CC} = 2.0 V$                                        |            | -   | 29                   | 56   | -         | 66        | ns   |
|                  |                   | $V_{CC} = 2.7 V$                                        |            | -   | 21                   | 41   | -         | 49        | ns   |
|                  |                   | $V_{CC}$ = 3.3 V; $C_{L}$ = 15 pF                       |            | -   | 14                   | -    | -         | -         | ns   |
|                  |                   | $V_{CC}$ = 3.0 V to 3.6 V                               | [3]        | -   | 16                   | 33   | -         | 33        | ns   |
| t <sub>en</sub>  | enable time       | OE to Qn; see Figure 12                                 | [4]        |     |                      |      |           |           |      |
|                  |                   | $V_{CC} = 1.2 V$                                        |            | -   | 85                   | -    | -         | -         | ns   |
|                  |                   | $V_{CC} = 2.0 V$                                        |            | -   | 29                   | 56   | -         | 66        | ns   |
|                  |                   | $V_{CC} = 2.7 V$                                        |            | -   | 21                   | 41   | -         | 49        | ns   |
|                  |                   | $V_{CC}$ = 3.0 V to 3.6 V                               |            | -   | 16                   | 33   | -         | 39        | ns   |
| t <sub>dis</sub> | disable time      | OE to Qn; see Figure 12                                 | [5]        |     |                      |      |           |           |      |
|                  |                   | V <sub>CC</sub> = 1.2 V                                 |            | -   | 65                   | -    | -         | -         | ns   |
|                  |                   | $V_{CC} = 2.0 V$                                        |            | -   | 24                   | 40   | -         | 49        | ns   |
|                  |                   | $V_{CC} = 2.7 V$                                        |            | -   | 18                   | 32   | -         | 37        | ns   |
|                  |                   | $V_{CC}$ = 3.0 V to 3.6 V                               | [3]        | -   | 14                   | 26   | -         | 30        | ns   |

### 8-bit serial-in/serial-out or parallel-out shift register; 3-state

## Table 7. Dynamic characteristics ...continued

Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 13.

| Symbol | Parameter     | Conditions                                         |     | -40 | °C to +8             | 5 °C | -40 °C to | o +125 °C | Uni |
|--------|---------------|----------------------------------------------------|-----|-----|----------------------|------|-----------|-----------|-----|
|        |               |                                                    |     | Min | Typ <mark>[1]</mark> | Max  | Min       | Max       |     |
| W      | pulse width   | SHCP, HIGH or LOW;<br>see <u>Figure 8</u>          |     |     |                      |      |           |           |     |
|        |               | $V_{CC} = 2.0 V$                                   |     | 34  | 10                   | -    | 41        | -         | ns  |
|        |               | $V_{CC} = 2.7 V$                                   |     | 25  | 8                    | -    | 30        | -         | ns  |
|        |               | $V_{CC}$ = 3.0 V to 3.6 V                          | [3] | 20  | 6                    | -    | 24        | -         | ns  |
|        |               | STCP, HIGH or LOW;<br>see Figure 9                 |     |     |                      |      |           |           |     |
|        |               | $V_{CC} = 2.0 V$                                   |     | 34  | 7                    | -    | 41        | -         | ns  |
|        |               | $V_{CC} = 2.7 V$                                   |     | 25  | 5                    | -    | 30        | -         | ns  |
|        |               | $V_{CC} = 3.0 \text{ V} \text{ to } 3.6 \text{ V}$ | [3] | 20  | 4                    | -    | 24        | -         | ns  |
|        |               | MR LOW; see Figure 11                              |     |     |                      |      |           |           |     |
|        |               | $V_{CC} = 2.0 V$                                   |     | 34  | 10                   | -    | 41        | -         | ns  |
|        |               | $V_{CC} = 2.7 V$                                   |     | 25  | 8                    | -    | 30        | -         | ns  |
|        |               | $V_{CC} = 3.0 \text{ V} \text{ to } 3.6 \text{ V}$ | [3] | 20  | 6                    | -    | 24        | -         | ns  |
| su     | set-up time   | DS to SHCP; see Figure 10                          |     |     |                      |      |           |           |     |
|        |               | $V_{CC} = 1.2 V$                                   |     | -   | 40                   | -    | -         | -         | ns  |
|        |               | $V_{CC} = 2.0 V$                                   |     | 26  | 14                   | -    | 31        | -         | ns  |
|        |               | $V_{CC} = 2.7 V$                                   |     | 19  | 10                   | -    | 23        | -         | ns  |
|        |               | $V_{CC}$ = 3.0 V to 3.6 V                          | [3] | 15  | 8                    | -    | 18        | -         | ns  |
|        |               | SHCP to STCP; see Figure 9                         |     |     |                      |      |           |           |     |
|        |               | $V_{CC} = 1.2 V$                                   |     | -   | 40                   | -    | -         | -         | ns  |
|        |               | $V_{CC} = 2.0 V$                                   |     | 26  | 14                   | -    | 31        | -         | ns  |
|        |               | $V_{CC} = 2.7 V$                                   |     | 19  | 10                   | -    | 23        | -         | ns  |
|        |               | $V_{CC}$ = 3.0 V to 3.6 V                          | [3] | 15  | 8                    | -    | 18        | -         | ns  |
| h      | hold time     | DS to SHCP; see Figure 10                          |     |     |                      |      |           |           |     |
|        |               | $V_{CC} = 1.2 V$                                   |     | -   | -10.0                | -    | -         | -         | ns  |
|        |               | $V_{CC} = 2.0 V$                                   |     | 5.0 | -4.0                 | -    | 5.0       | -         | ns  |
|        |               | $V_{CC} = 2.7 V$                                   |     | 5.0 | -3.0                 | -    | 5.0       | -         | ns  |
|        |               | $V_{CC}$ = 3.0 V to 3.6 V                          |     | 5.0 | -2.0                 | -    | 5.0       | -         | ns  |
| rec    | recovery time | MR to SHCP; see Figure 11                          |     |     |                      |      |           |           |     |
|        |               | $V_{CC} = 1.2 V$                                   |     | -   | -35                  | -    | -         | -         | ns  |
|        |               | $V_{CC} = 2.0 V$                                   |     | 5.0 | -12.0                | -    | 5.0       | -         | ns  |
|        |               | $V_{CC} = 2.7 V$                                   |     | 5.0 | -9.0                 | -    | 5.0       | -         | ns  |
|        |               | $V_{CC}$ = 3.0 V to 3.6 V                          | [3] | 5.0 | -7.0                 | -    | 5.0       | -         | ns  |

| Symbol                                | Parameter                     | Conditions                                               |     | -40  | °C to +8 | 5 °C | –40 °C to | o +125 °C | Unit |
|---------------------------------------|-------------------------------|----------------------------------------------------------|-----|------|----------|------|-----------|-----------|------|
|                                       |                               |                                                          |     | Min  | Typ[1]   | Max  | Min       | Max       |      |
| f <sub>max</sub> maximum<br>frequency |                               | SHCP or STCP; see <u>Figure 8</u><br>and <u>Figure 9</u> |     |      | ·        |      |           |           |      |
|                                       |                               | $V_{CC} = 2.0 V$                                         |     | 14.0 | 40.0     | -    | 12        | -         | MHz  |
|                                       |                               | $V_{CC} = 2.7 V$                                         |     | 19.0 | 58.0     | -    | 16        | -         | MHz  |
|                                       |                               | $V_{CC} = 3.3 \text{ V}; \text{ C}_{L} = 15 \text{ pF}$  |     | -    | 77       | -    | -         | -         | MHz  |
|                                       |                               | $V_{CC}$ = 3.0 V to 3.6 V                                | [3] | 24.0 | 70.0     | -    | 20        | -         | MHz  |
| C <sub>PD</sub>                       | power dissipation capacitance | $V_{I}$ = GND to $V_{CC;}$ $V_{CC}$ = 3.0 V              | [7] | -    | 115      | -    | -         | -         | pF   |

#### Table 7. Dynamic characteristics ... continued

Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 13.

[1] Typical values are measured at  $T_{amb} = 25 \ ^{\circ}C$ .

[2]  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ .

[3] Typical value measured at  $V_{CC}$  = 3.3 V.

[4]  $t_{en}$  is the same as  $t_{PZH}$  and  $t_{PZL}$ .

[5]  $t_{dis}$  is the same as  $t_{PHZ}$  and  $t_{PLZ}$ .

[6] Skew between any two outputs of the same package switching in the same direction. This parameter is guaranteed by design.

[7]  $C_{PD}$  is used to determine the dynamic power dissipation (P<sub>D</sub> in  $\mu$ W).

 $\mathsf{P}_{\mathsf{D}} = \mathsf{C}_{\mathsf{P}\mathsf{D}} \times \mathsf{V}_{\mathsf{C}\mathsf{C}}^2 \times \mathsf{f}_i \times \mathsf{N} + \Sigma(\mathsf{C}_{\mathsf{L}} \times \mathsf{V}_{\mathsf{C}\mathsf{C}}^2 \times \mathsf{f}_o) \text{ where:}$ 

 $f_i$  = input frequency in MHz;

f<sub>o</sub> = output frequency in MHz;

 $C_L$  = output load capacitance in pF;

 $V_{CC}$  = supply voltage in V;

N = number of inputs switching;

 $\Sigma(C_L \times V_{CC}^2 \times f_o)$  = sum of outputs.

# 12. Waveforms



# 74LV595

### 8-bit serial-in/serial-out or parallel-out shift register; 3-state





# 74LV595

### 8-bit serial-in/serial-out or parallel-out shift register; 3-state



Measurement points are given in Table 8.

 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical output voltage drops that occur with the output load.





### Fig 12. Enable and disable times

#### Table 8.Measurement points

| Supply voltage     | Input              | Output         | Output                  |                         |  |  |  |  |  |
|--------------------|--------------------|----------------|-------------------------|-------------------------|--|--|--|--|--|
| V <sub>CC</sub>    | V <sub>M</sub>     | V <sub>M</sub> | V <sub>X</sub>          | V <sub>Y</sub>          |  |  |  |  |  |
| $V_{CC}$ < 2.7 V   | 0.5V <sub>CC</sub> | $0.5V_{CC}$    | $V_{OL} + 0.1 V_{CC}$   | $V_{OH} - 0.1 V_{CC}$   |  |  |  |  |  |
| $V_{CC} \ge 2.7 V$ | 1.5 V              | 1.5 V          | V <sub>OL</sub> + 0.3 V | V <sub>OH</sub> – 0.3 V |  |  |  |  |  |

# 74LV595

### 8-bit serial-in/serial-out or parallel-out shift register; 3-state



### Table 9. Test data

| Supply voltage V <sub>CC</sub> | Input           |                                 | Load  | Load |                                     | V <sub>EXT</sub>                    |                                     |  |
|--------------------------------|-----------------|---------------------------------|-------|------|-------------------------------------|-------------------------------------|-------------------------------------|--|
|                                | VI              | t <sub>r</sub> , t <sub>f</sub> | CL    | RL   | t <sub>PLH</sub> , t <sub>PHL</sub> | t <sub>PLZ</sub> , t <sub>PZL</sub> | t <sub>PHZ</sub> , t <sub>PZH</sub> |  |
| < 2.7 V                        | V <sub>CC</sub> | ≤ 2.5 ns                        | 50 pF | 1 kΩ | open                                | $2V_{CC}$                           | GND                                 |  |
| 2.7 V to 3.6 V                 | 2.7 V           | ≤ 2.5 ns                        | 50 pF | 1 kΩ | open                                | $2V_{CC}$                           | GND                                 |  |

74LV595

## 13. Package outline



## Fig 14. Package outline SOT38-4; (DIP16)

8-bit serial-in/serial-out or parallel-out shift register; 3-state



Fig 15. Package outline SOT109-1 (SO16)

8-bit serial-in/serial-out or parallel-out shift register; 3-state



#### Fig 16. package outline (SOT338-1); (SSOP16)

8-bit serial-in/serial-out or parallel-out shift register; 3-state



#### Fig 17. Package outline SOT403-1 (TSSOP16)

# 14. Abbreviations

| Table 10. Abbreviations |                                         |  |  |  |
|-------------------------|-----------------------------------------|--|--|--|
| Acronym                 | Description                             |  |  |  |
| CMOS                    | Complementary Metal Oxide Semiconductor |  |  |  |
| DUT                     | Device Under Test                       |  |  |  |
| ESD                     | ElectroStatic Discharge                 |  |  |  |
| HBM                     | Human Body Model                        |  |  |  |
| MM                      | Machine Model                           |  |  |  |
| TTL                     | Transistor-Transistor Logic             |  |  |  |

# 15. Revision history

| Table 11. Revision history |                                   |                                  |                               |            |  |  |  |
|----------------------------|-----------------------------------|----------------------------------|-------------------------------|------------|--|--|--|
| Document ID                | Release date                      | Data sheet status                | Change notice                 | Supersedes |  |  |  |
| 74LV595_3                  | 20090421                          | Product data sheet               | -                             | 74LV595_2  |  |  |  |
| Modifications:             | Semiconductors.                   |                                  |                               |            |  |  |  |
|                            | <ul> <li>Legal texts i</li> </ul> | have been adapted to the new cor | npany name where appropriate. |            |  |  |  |
| 74LV595_2                  | 980402                            | Product data sheet               | -                             | 74LV595_1  |  |  |  |
| 74LV595_1                  | 970606                            | Product data sheet               | -                             | -          |  |  |  |

# **16. Legal information**

## 16.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

## 16.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

## 16.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

# damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

## 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# 17. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

# 74LV595

8-bit serial-in/serial-out or parallel-out shift register; 3-state

## **18. Contents**

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features 1                         |
| 3    | Applications 1                     |
| 4    | Ordering information 2             |
| 5    | Functional diagram 2               |
| 6    | Pinning information 4              |
| 6.1  | Pinning                            |
| 6.2  | Pin description 4                  |
| 7    | Functional description 5           |
| 8    | Limiting values 5                  |
| 9    | Recommended operating conditions 6 |
| 10   | Static characteristics 6           |
| 11   | Dynamic characteristics 8          |
| 12   | Waveforms 10                       |
| 13   | Package outline 14                 |
| 14   | Abbreviations                      |
| 15   | Revision history 18                |
| 16   | Legal information 19               |
| 16.1 | Data sheet status 19               |
| 16.2 | Definitions                        |
| 16.3 | Disclaimers                        |
| 16.4 | Trademarks 19                      |
| 17   | Contact information 19             |
| 18   | Contents 20                        |
|      |                                    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2009.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 21 April 2009 Document identifier: 74LV595\_3

